DocumentCode
292708
Title
An output queueing batcher-banyan ATM switch architecture
Author
Collier, Blair R. ; Kim, Hyong S.
Author_Institution
Dept. of Electr. & Comput. Eng., Carnegie Mellon Univ., Pittsburgh, PA, USA
Volume
1
fYear
1993
fDate
11-14 Oct 1993
Firstpage
303
Abstract
The authors present a scalable ATM switch architecture which features output queuing with no internal speedup. The architecture takes advantage of the knockout principle to obtain tradeoff between the hardware complexity and the cell loss probability. Components of the switch include a Batcher sorter, an address resolution module, a banyan network, and output buffers. The hardware complexity of the switch, O(LNlog(LN)) where L is the number of cells allowed into an output queue in a single time slot and N is the number of ports, is comparable to the input queuing Batcher-banyan switch (O(Nlog2N)), but performance is consistent with other more complex output queuing architectures
Keywords
asynchronous transfer mode; buffer storage; computational complexity; military communication; queueing theory; sorting; telecommunication switching; ATM switch architecture; Batcher sorter; address resolution module; banyan network; cell loss probability; hardware complexity; output buffers; output queueing; performance; Asynchronous transfer mode; Clocks; Computer architecture; Hardware; Intserv networks; Niobium; Space technology; Switches; Throughput; Traffic control;
fLanguage
English
Publisher
ieee
Conference_Titel
Military Communications Conference, 1993. MILCOM '93. Conference record. Communications on the Move., IEEE
Conference_Location
Boston, MA
Print_ISBN
0-7803-0953-7
Type
conf
DOI
10.1109/MILCOM.1993.408501
Filename
408501
Link To Document