DocumentCode
2930282
Title
Enhancing fault sensitivity analysis through templates
Author
Melzani, Filippo ; Palomba, Andrea
Author_Institution
ST Microelectron., Switzerland
fYear
2013
fDate
2-3 June 2013
Firstpage
25
Lastpage
28
Abstract
This paper gives an assessment of the threats posed by Fault Sensitivity Analysis attacks. We propose an overall discussion of the possibilities in attacking a hardware implementation of AES. The limitations of the current methodology are presented, together with new approaches that allow for more effective attacks. Utilizing gate level simulations, a comparison is performed of the performances of different variations of the attack methodology on different AES implementations. We also introduce the application of template attacks to the Fault Sensitivity Analysis. Results indicate that the use of templates helps to overcome some of the limitations of the original attack.
Keywords
cryptography; fault diagnosis; integrated circuit design; AES; fault sensitivity analysis attacks; gate level simulation; hardware implementation; template attacks; Circuit faults; Correlation; Cryptography; Hamming weight; Sensitivity analysis; Table lookup;
fLanguage
English
Publisher
ieee
Conference_Titel
Hardware-Oriented Security and Trust (HOST), 2013 IEEE International Symposium on
Conference_Location
Austin, TX
Print_ISBN
978-1-4799-0559-1
Type
conf
DOI
10.1109/HST.2013.6581560
Filename
6581560
Link To Document