DocumentCode
294867
Title
ATCURE: a heterogeneous processor for image recognition
Author
Ackenhusen, J.G. ; Holmes, Q.A. ; Kortesoja, P.A. ; McCubbrey, D.L. ; Mohan, P.L. ; Salinger, J.A. ; Wessling, T.N. ; Witter, L.J. ; Stopper, H.
Author_Institution
Environ. Res. Inst. of Michigan, Ann Arbor, MI, USA
Volume
4
fYear
1995
fDate
9-12 May 1995
Firstpage
2679
Abstract
A processor that applies a heterogeneous architecture to the problem of real-time image recognition has been developed. Several unique features distinguish this work from other work in this field and are the subject of this paper. They include the following: (1) use of a complete set of documented applications of automatic target recognition to derive and validate processor requirements; (2) choice of a heterogeneous architecture that integrates several types of processors; (3) development of image-processing-domain custom integrated circuits; (4) application of wafer-scale multichip module miniaturization to the image processing pipeline; and (5) use of a piecewise-connected hierarchy of simulation tools, providing for connectivity of simulation both vertically (i.e., from chip through boards to subsystem) and horizontally (i.e., board vs. multichip module domain). This processor has been programmed with several recognition algorithms and delivered in a baseline 20-stage-pipeline-configuration, where it achieves over 20 billion reduced instruction set (RISC)-equivalent operations/sec upon 16-bit pixels
Keywords
application specific integrated circuits; digital signal processing chips; digital simulation; image recognition; multichip modules; pipeline processing; real-time systems; simulation; wafer-scale integration; ATCURE; RISC; automatic target recognition; custom integrated circuits; heterogeneous architecture; heterogeneous processor; image processing pipeline; multichip module; piecewise-connected hierarchy; real-time image recognition; recognition algorithms; reduced instruction set; simulation connectivity; simulation tools; wafer-scale multichip module miniaturization; Application specific integrated circuits; Circuit simulation; Computer architecture; Image processing; Image recognition; Multichip modules; Pipelines; Real time systems; Signal processing algorithms; Target recognition;
fLanguage
English
Publisher
ieee
Conference_Titel
Acoustics, Speech, and Signal Processing, 1995. ICASSP-95., 1995 International Conference on
Conference_Location
Detroit, MI
ISSN
1520-6149
Print_ISBN
0-7803-2431-5
Type
conf
DOI
10.1109/ICASSP.1995.480113
Filename
480113
Link To Document