• DocumentCode
    3204549
  • Title

    Processor assignment in heterogeneous parallel architectures

  • Author

    Menascé, Daniel A. ; Porto, Stella C S ; Tripathi, Satish K.

  • Author_Institution
    Maryland Univ., College Park, MD, USA
  • fYear
    1992
  • fDate
    23-26 Mar 1992
  • Firstpage
    186
  • Lastpage
    191
  • Abstract
    It has been already demonstrated that cost-effective multiprocessor designs may be obtained by combining in the same architecture processors of different speeds (heterogeneous architecture) so that the serial and critical portions of the application may benefit from a fast single processor. The paper presents a systematic way to build static heuristic scheduling algorithms for such environments. Several algorithms are proposed and their performances are compared through simulation. One of the proposed algorithms is shown to achieve substantial performance gains as the degree of heterogeneity of the architecture increases
  • Keywords
    multiprocessor interconnection networks; parallel algorithms; scheduling; heterogeneous parallel architectures; processor assignment; static heuristic scheduling algorithms; Computer architecture; Computer science; Coupled mode analysis; Educational institutions; Heuristic algorithms; Parallel architectures; Performance gain; Processor scheduling; Scheduling algorithm; Supercomputers;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Parallel Processing Symposium, 1992. Proceedings., Sixth International
  • Conference_Location
    Beverly Hills, CA
  • Print_ISBN
    0-8186-2672-0
  • Type

    conf

  • DOI
    10.1109/IPPS.1992.223049
  • Filename
    223049