• DocumentCode
    3261989
  • Title

    Sequential synthesis for table look up PGAs

  • Author

    Murgai, Rajeev ; Brayton, Robert K. ; Angiovanni-Vincentelli, Alberto S.

  • Author_Institution
    Dept. of EECS, California Univ., Berkeley, CA, USA
  • fYear
    1992
  • fDate
    1-5 Jun 1992
  • Firstpage
    32
  • Lastpage
    37
  • Abstract
    The algorithms for synthesis onto programmable gate arrays (PGAs) have so far addressed only the combinational logic problem. The authors present two algorithms for mapping a sequential circuit onto a specific table look up architecture, namely the Xilinx 3090 architecture. The first algorithm maps combinational and sequential elements simultaneously. In the second, combinational elements are mapped first, followed by the sequential elements. The combinational synthesis techniques are used to solve the sequential synthesis problem
  • Keywords
    logic CAD; logic arrays; sequential circuits; table lookup; Xilinx 3090 architecture; combinational elements; combinational synthesis; programmable gate arrays; sequential circuit; sequential synthesis; table look up PGAs; Boolean functions; Circuit synthesis; Clocks; Electronics packaging; Flip-flops; Heart; Logic arrays; Programmable logic arrays; Sequential circuits;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Euro ASIC '92, Proceedings.
  • Conference_Location
    Paris
  • Print_ISBN
    0-8186-2845-6
  • Type

    conf

  • DOI
    10.1109/EUASIC.1992.228062
  • Filename
    228062