DocumentCode
3330494
Title
Hardware implementation of the IDEA NXT crypto-algorithm
Author
Bozesan, Andreea ; Opritoiu, Flavius ; Vladutiu, Mircea
Author_Institution
Comput. Sci. & Eng. Dept., “Politeh.” Univ. of Timisoara, Timisoara, Romania
fYear
2013
fDate
24-27 Oct. 2013
Firstpage
35
Lastpage
38
Abstract
This paper introduces a novel hardware implementation of the IDEA NXT encryption algorithm resistant to attacks, and proposes a strategy for testing the implementation on an Altera DE2 FPGA. The proposed design is analysed with respect to execution time and throughput, revealing its effectiveness in comparison to conventional approaches. Also, its performance in terms of execution time and throughput is presented by comparison to the DES, IDEA and AES cryptographic algorithms, which have been extensively used in the past few decades, and also to other implementations of the NXT algorithm previously developed. The IDEA NXT crypto-algorithm surfaced only a few years ago and little work was done so far to prove its theoretical strengths or to bring improvements, and that is what this study tries to cover.
Keywords
cryptography; field programmable gate arrays; AES cryptographic algorithms; Altera DE2 FPGA; DES cryptographic algorithms; IDEA NXT crypto-algorithm; IDEA NXT encryption algorithm; execution time; hardware implementation; Algorithm design and analysis; Ciphers; Encryption; Hardware; Vectors; FPGA; IDEA NXT; crypto-algorithm; cryptography; encryption;
fLanguage
English
Publisher
ieee
Conference_Titel
Design and Technology in Electronic Packaging (SIITME), 2013 IEEE 19th International Symposium for
Conference_Location
Galati
Type
conf
DOI
10.1109/SIITME.2013.6743640
Filename
6743640
Link To Document