DocumentCode
3333636
Title
Economics modeling of multichip systems testing strategies
Author
Abadir, Magdy
Author_Institution
Somerset Power PC Design Center, Motorola Inc., Austin, TX, USA
fYear
1997
fDate
8-10 Oct 1997
Firstpage
339
Abstract
Summary form only given, as follows. To produce high-quality and cost-effective multichip systems, they must be designed with test and fault diagnosis as critical design requirements. However, deciding on where and when to test, and whether to apply Design For Test (DFT) and Built-in Self Test (BIST) at the IC, multichip module (MCM) or board level requires considerable study and evaluation to determine the economics of the various solutions and the payback. In this paper we explore the tradeoffs between various test and rework strategies for multichip module designs. Some of these strategies incorporate various DFT options at both the MCM and IC levels. We analyze the impact of various cost, yield, and test effectiveness parameters on the final cost and quality of multichip modules. Experimental trade-off analysis data generated for some leading-edge multichip designs are also presented. The results clearly indicate that incorporating DFT and BIST with varying degrees at the chip or MCM levels is economically justifiable and results in cost reduction as well as quality improvement. The results also indicates that the MCM cost could vary by about 10-20% depending on the test strategy used. However, proper determination of where and how to test, and whether to employ DFT and BIST at the IC or MCM levels, requires an evaluation of the economics of the various solutions and the payback. That process is highly dependent on the design under consideration and the parameters associated with the available manufacturing environment(s)
Keywords
built-in self test; design for testability; economics; fault diagnosis; integrated circuit manufacture; integrated circuit testing; multichip modules; BIST; DFT; MCM test strategy; built-in self test; design for test; economics modeling; fault diagnosis; multichip module designs; multichip systems testing strategies; rework strategies; tradeoff analysis data; Automatic testing; Built-in self-test; Costs; Data analysis; Design for testability; Environmental economics; Fault diagnosis; Integrated circuit testing; Multichip modules; System testing;
fLanguage
English
Publisher
ieee
Conference_Titel
Innovative Systems in Silicon, 1997. Proceedings., Second Annual IEEE International Conference on
Conference_Location
Austin, TX
ISSN
1094-7116
Print_ISBN
0-7803-4276-3
Type
conf
DOI
10.1109/ICISS.1997.630278
Filename
630278
Link To Document