DocumentCode
3350557
Title
Software aided failure analysis using ATPG tool
Author
Burmer, Christian ; Egger, Peter
Author_Institution
Infineon Technol. AG, Munich, Germany
fYear
2001
fDate
2001
Firstpage
210
Lastpage
215
Abstract
Automatic test pattern generation (ATPG) is recommended in order to obtain high test coverage quickly. For failure analysis, some standard ATPG tools offer in addition a feature to perform fault diagnosis on full scan designs. Software fault localization techniques become increasingly important in future designs, since in highly complex VHDL programmed designs, a standard analysis using functional test vectors is expendable and time consuming. This paper describes all steps necessary for project set-up and a flow for fault diagnosis. In order to minimize the list of possible failures (given by the tool) and to determine the physical location of the defect (x,y,z), a failure localization flow is presented. Initial results on ICs with both failures purposely induced by focused ion beam and real production failures represents an excellent starting point for further fault localization
Keywords
automatic test pattern generation; failure analysis; fault location; focused ion beam technology; hardware description languages; integrated circuit design; integrated circuit technology; integrated circuit testing; production testing; software tools; ATPG; ATPG tool; IC designs; automatic test pattern generation; complex VHDL programmed designs; defect physical location; failure analysis; failure localization flow; fault diagnosis feature; fault diagnosis flow; fault localization; focused ion beam; full scan designs; functional test vectors; possible failures; production failures; project set-up; purposely induced IC failures; software aided failure analysis; software fault localization techniques; test coverage; Automatic test pattern generation; Automatic testing; Circuit faults; Circuit testing; Failure analysis; Fault diagnosis; Logic testing; Software standards; Software testing; Software tools;
fLanguage
English
Publisher
ieee
Conference_Titel
Physical and Failure Analysis of Integrated Circuits, 2001. IPFA 2001. Proceedings of the 2001 8th International Symposium on the
Print_ISBN
0-7803-6675-1
Type
conf
DOI
10.1109/IPFA.2001.941488
Filename
941488
Link To Document