• DocumentCode
    3383159
  • Title

    C-based hardware-accelerator coprocessing for SOC an quantitative area-performance evaluation

  • Author

    Wang, Zhoukun ; Hammami, Omar

  • Author_Institution
    ENSTA ParisTech, Paris
  • fYear
    2008
  • fDate
    Aug. 31 2008-Sept. 3 2008
  • Firstpage
    522
  • Lastpage
    525
  • Abstract
    C-based hardware-accelerated embedded system has been proposed to tackle the increasing time-to-market pressure and the growing complexity of system on chip (SoC). Due to tools selection and different set of synthesis, place and route options, numerous low level solutions in term of area and frequency can be produced and must be considered in high abstraction level. In this paper we conduct a quantitative area-performance evaluation of C-based high level synthesis of hardware-accelerator co-processing. Several experimental results are presented to show the impact of various C-based synthesis tools (systemC Agility, impluseC) and the impact of option selections in the context of complete SOC environment.
  • Keywords
    coprocessors; hardware description languages; system-on-chip; C-based hardware-accelerator coprocessing; C-based high level synthesis; SOC; impluseC; quantitative area-performance evaluation; systemC Agility; time-to-market pressure; Acceleration; Clocks; Coprocessors; Embedded system; Hardware; Performance analysis; Process design; System performance; System-on-a-chip; Time to market;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Electronics, Circuits and Systems, 2008. ICECS 2008. 15th IEEE International Conference on
  • Conference_Location
    St. Julien´s
  • Print_ISBN
    978-1-4244-2181-7
  • Electronic_ISBN
    978-1-4244-2182-4
  • Type

    conf

  • DOI
    10.1109/ICECS.2008.4674905
  • Filename
    4674905