• DocumentCode
    3394007
  • Title

    Design considerations of scaled sub-0.1 μm PD/SOI CMOS circuits

  • Author

    Chuang, C.T. ; Joshi, R.V. ; Puri, R. ; Kim, K.

  • Author_Institution
    IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
  • fYear
    2003
  • fDate
    24-26 March 2003
  • Firstpage
    153
  • Lastpage
    158
  • Abstract
    This paper reviews the circuit design considerations of scaled sub-0.1 μm partially-depleted SOI (PD/SOI) CMOS circuits for high-performance digital applications. The impact of technology/device scaling and design challenges are highlighted. Unique design aspects and issues resulting from the scaling of PD/SOI device structure, such as parasitic bipolar effect and reduced-VT leakage, hysteretic VT variation, low-voltage impact ionization, higher VT,lin to maintain adequate VT,sat, scaling/thinning of Si film, gate-to-body tunneling current, self-heating, soft error rate (SER), and the introduction of strained-Si channel on SOI are addressed.
  • Keywords
    CMOS digital integrated circuits; impact ionisation; integrated circuit design; silicon-on-insulator; tunnelling; 0.1 micron; Si; Si film scaling; Si film scaling thinning; circuit design; gate to body tunneling current; high performance digital applications; hysteretic variation; low voltage impact ionization; parasitic bipolar effect; partially depleted SOI CMOS circuits; reduced leakage; self heating; soft error rate; strained Si channel; technology/device scaling; Circuits;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Quality Electronic Design, 2003. Proceedings. Fourth International Symposium on
  • Print_ISBN
    0-7695-1881-8
  • Type

    conf

  • DOI
    10.1109/ISQED.2003.1194724
  • Filename
    1194724