• DocumentCode
    3409140
  • Title

    Hardware interface design for real time embedded systems

  • Author

    Baganne, Adel ; Philippe, Jean Luc ; Martin, Eric

  • Author_Institution
    Lester Lab., Lorient, France
  • fYear
    1997
  • fDate
    13-15 Mar 1997
  • Firstpage
    58
  • Lastpage
    63
  • Abstract
    In this paper, we address the problem of hardware interface design in a Codesign approach for real time Digital Signal Processing (DSP) applications. We focus on the allocation problem of necessary storage components needed for data communication between hardware-software components. First, we present a modeling style for I/O data exchanged between both components and we describe our generic model of the hardware interface. Second, we describe a formal technique to the necessary storage components allocation. Our design strategy starts from the hardware I/O transfer sequences computed by a high level synthesis tool, like GAUT (E. Martin et al., 1993). It incorporates some interface specification (I/O transfer order, timing constraints) obtained by any cosynthesis tool (such as that developed by P. H. Chon et al., 1995). The proposed allocation procedure assigns for each I/O data a time interval at which its transfer could occur. The results presented are based on FFT algorithms implemented on ASICs
  • Keywords
    application specific integrated circuits; circuit layout CAD; fast Fourier transforms; high level synthesis; real-time systems; signal processing; storage allocation; system buses; ASICs; FFT algorithms; GAUT; I/O data modeling style; I/O transfer order; allocation problem; codesign approach; cosynthesis tool; data communication; formal technique; generic model; hardware I/O transfer sequences; hardware interface design; hardware-software components; high level synthesis tool; interface specification; real time digital signal processing; real time embedded systems; storage components; timing constraints; Application software; Design methodology; Digital signal processing; Embedded system; Flexible printed circuits; Hardware; High level synthesis; Real time systems; Signal design; Timing;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    VLSI, 1997. Proceedings. Seventh Great Lakes Symposium on
  • Conference_Location
    Urbana-Champaign, IL
  • ISSN
    1066-1395
  • Print_ISBN
    0-8186-7904-2
  • Type

    conf

  • DOI
    10.1109/GLSV.1997.580411
  • Filename
    580411