• DocumentCode
    3495503
  • Title

    BILBO-friendly hybrid BIST architecture with asymmetric polynomial reseeding

  • Author

    Sadredini, Elahe ; Najafi, Mohammadreza ; Fathy, Mahmood ; Navabi, Zainalabedin

  • Author_Institution
    Comput. Eng. Dept., Iran Univ. of Sci. & Technol., Tehran, Iran
  • fYear
    2012
  • fDate
    2-3 May 2012
  • Firstpage
    145
  • Lastpage
    149
  • Abstract
    By advances in technology, integrated circuits have come to include more functionality and more complexity in a single chip. Although methods of testing have improved, but the increase in complexity of circuits, keeps testing a challenging problem. Two important challenges in testing of digital circuits are test time and accessing the circuit under test (CUT) for testing. These challenges become even more important in complex system on chip (SoC) zone. This paper presents a multistage test strategy to be implemented on a BIST architecture for reducing test time of a simple core as solution for more global application of SoC testing strategy. This strategy implements its test pattern generation and output response analyzer in a BILBO architecture. The proposed method benefits from an irregular polynomial BILBO (IP-BILBO) structure to improve its test results. Experimental results on ISCAS-89 benchmark circuits show an average of 35% improvement in test time in proportion to pervious work.
  • Keywords
    built-in self test; integrated circuit testing; logic circuits; logic testing; observers; polynomials; system-on-chip; BILBO-friendly hybrid BIST architecture; CUT; IP-BILBO structure; ISCAS-89 benchmark circuits; SoC testing strategy; asymmetric polynomial reseeding; built-in logic block observer; circuit under test; digital circuit testing; integrated circuit technology; irregular polynomial BILBO structure; multistage test strategy; output response analyzer; system-on-chip; test pattern generation; Built-in self-test; Circuit faults; Computer architecture; Equations; Registers; Vectors; BILBO; BIST; DFT; SoC testing; hybrid; reconfigurable;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Computer Architecture and Digital Systems (CADS), 2012 16th CSI International Symposium on
  • Conference_Location
    Shiraz, Fars
  • Print_ISBN
    978-1-4673-1481-7
  • Type

    conf

  • DOI
    10.1109/CADS.2012.6316435
  • Filename
    6316435