• DocumentCode
    3545014
  • Title

    Verification of a production cell controller using symbolic timing diagrams

  • Author

    Schlör, Rainer ; Korf, Franz

  • Author_Institution
    OFFIS, Oldenburg, Germany
  • fYear
    1995
  • fDate
    18-22 Sep 1995
  • Firstpage
    548
  • Lastpage
    553
  • Abstract
    This paper presents three novel aspects of system-level hardware design: a graphical specification language called STD (symbolic timing diagrams), a design methodology with formal verification of each development step, and a powerful automatic verification tool, which owes its efficiency to sophisticated optimization techniques exploiting the properties of the specification language STD. The techniques are fully implemented in ICOS (interface controller synthesis and verification system). We present a “real-life” case-study to demonstrate the feasibility of the approach
  • Keywords
    formal verification; optimisation; specification languages; temporal logic; visual languages; STD; automatic verification tool; formal verification; graphical specification language; interface controller synthesis and verification system; optimization techniques; production cell controller verification; symbolic timing diagrams; system-level hardware design; Automatic logic units; Control system synthesis; Control systems; Formal verification; Handicapped aids; Hardware; Logic design; Production systems; Specification languages; Timing;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design Automation Conference, 1995, with EURO-VHDL, Proceedings EURO-DAC '95., European
  • Conference_Location
    Brighton
  • Print_ISBN
    0-8186-7156-4
  • Type

    conf

  • DOI
    10.1109/EURDAC.1995.527458
  • Filename
    527458