• DocumentCode
    3559111
  • Title

    Automated Scan Chain Division for Reducing Shift and Capture Power During Broadside At-Speed Test

  • Author

    Ko, Ho Fai ; Nicolici, Nicola

  • Author_Institution
    Dept. of Electr. & Comput. Eng., McMaster Univ., Hamilton, ON
  • Volume
    27
  • Issue
    11
  • fYear
    2008
  • Firstpage
    2092
  • Lastpage
    2097
  • Abstract
    Scan chain division has been successfully used to control shift power by enabling mutually exclusive flip-flops at different times during the scan cycle. However, to control capture power without losing transition fault coverage during at-speed scan test, the existing automatic test pattern generation (ATPG) flows need to be modified. In this paper, we present a novel scan chain division algorithm that analyzes the signal dependencies and creates the circuit partitions such that both shift and capture power can be reduced when using the existing ATPG flows. This novel algorithm has been designed for the broadside test application strategy, and a technique for employing partial scan when dividing the scan chains is also proposed.
  • Keywords
    automatic test pattern generation; electronic design automation; flip-flops; integrated circuit testing; automated scan chain division; automatic test pattern generation; broadside test application strategy; capture power; circuit partitions; internal flip-flops; partial scan; Algorithm design and analysis; Automatic control; Automatic generation control; Automatic test pattern generation; Automatic testing; Circuit faults; Circuit testing; Flip-flops; Partitioning algorithms; Signal analysis; Broadside (BS); low-power at-speed test; partial scan;
  • fLanguage
    English
  • Journal_Title
    Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0278-0070
  • Type

    jour

  • DOI
    10.1109/TCAD.2008.2006091
  • Filename
    4655558