• DocumentCode
    3565115
  • Title

    Poly pitch and standard cell co-optimization below 28nm

  • Author

    Frederick, Marlin

  • Author_Institution
    ARM Inc., Austin, TX, USA
  • fYear
    2014
  • Abstract
    In sub-28nm technologies, the scaling of poly pitch while beneficial for area typically has a negative impact on device performance. The primary limitation is the non-scaling physical channel length and the device level parasitic impact on effective device performance. Therefore, it is important to scale the poly pitch in line with the maximum routable pin density supported by a process to achieve optimal power, performance, and cost (area).
  • Keywords
    fine-pitch technology; network routing; optimisation; cell cooptimization; physical channel length; poly pitch; routable pin density; Benchmark testing; Computer architecture; Mathematical model; Microprocessors; Performance evaluation; Routing; Standards;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Electron Devices Meeting (IEDM), 2014 IEEE International
  • Type

    conf

  • DOI
    10.1109/IEDM.2014.7047041
  • Filename
    7047041