DocumentCode
3599963
Title
Hybrid reconfigurable processors-the road to low-power consumption
Author
Rabaey, Jan M.
Author_Institution
Dept. of Electr. Eng. & Comput. Sci., California Univ., Berkeley, CA, USA
fYear
1998
Firstpage
300
Lastpage
303
Abstract
Energy considerations are at the heart of important paradigm shifts in next-generation designs, especially in systems-on-a-chip era. With multimedia and communication functions becoming more and more prominent, coming up with low-power solutions for these signal-processing applications is a clear must. Harvard-style architectures, as used in traditional signal processors, incur a significant overhead in power dissipation. It is therefore worthwhile to explore novel and different architectures and to quantify their impact on energy efficiency. Recently, reconfigurable programmable engines have received a lot of attention. In this paper, the opportunity for substantial power reduction by using hybrid reconfigurable processors is explored. With the aid of a number of small benchmarks, it is demonstrated that power reductions of orders of magnitude are attainable
Keywords
VLSI; integrated circuit design; microprocessor chips; reconfigurable architectures; energy efficiency; hybrid reconfigurable processors; low-power consumption; power reduction; reconfigurable programmable engines; Capacitance; Digital signal processing; Energy efficiency; Heart; Minimization; Multimedia communication; Multimedia systems; Power dissipation; Signal processing; Voltage;
fLanguage
English
Publisher
ieee
Conference_Titel
VLSI Design, 1998. Proceedings., 1998 Eleventh International Conference on
ISSN
1063-9667
Print_ISBN
0-8186-8224-8
Type
conf
DOI
10.1109/ICVD.1998.646622
Filename
646622
Link To Document