• DocumentCode
    3604545
  • Title

    An Inverter Gate Design Based on Nanoscale S-FED as a Function of Reservoir Thickness

  • Author

    Jafari Touchaee, Behnam ; Manavizadeh, Negin

  • Author_Institution
    Fac. of Electr. Eng., Khaje Nasir Toosi Univ. of Technol., Tehran, Iran
  • Volume
    62
  • Issue
    10
  • fYear
    2015
  • Firstpage
    3147
  • Lastpage
    3152
  • Abstract
    In this paper, an inverter logic gate has been successfully designed based on the previously proposed side-contacted field-effect diodes (S-FEDs). Effect of the reservoir thickness on the S-FED performance is investigated, and then the output characteristics of the S-FED-based inverter are studied and compared with those of the existing CMOS technology. The S-FED performance evaluation is performed in terms of important figures of merit for logic application in various reservoir thicknesses, including transconductance, intrinsic gate delay time, energy delay product, and subthreshold slope. The numerical results demonstrate that the optimum reservoir thickness is 7 nm, and the threshold voltage can be controlled by reservoir thickness. Mixed-mode simulations also indicate that, in the design of an inverter utilizing S-FEDs, the delay and the power dissipation of the logic gate are reduced. These results indicate that the S-FED can be an interesting candidate for designing low-power and high-speed logic gates.
  • Keywords
    invertors; logic gates; mixed analogue-digital integrated circuits; semiconductor diodes; energy delay product; high-speed logic gates; intrinsic gate delay time; inverter gate design; inverter logic gate; low-power logic gates; mixed mode simulations; nanoscale S-FED; performance evaluation; power dissipation; reservoir thickness; side contacted field effect diodes; size 7 nm; subthreshold slope; transconductance; CMOS integrated circuits; Delays; Inverters; Logic gates; Nanoscale devices; Performance evaluation; Reservoirs; Inverter; logic gate design; output characteristics; reservoir thickness; side-contacted field-effect diode (S-FED); threshold voltage; threshold voltage.;
  • fLanguage
    English
  • Journal_Title
    Electron Devices, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9383
  • Type

    jour

  • DOI
    10.1109/TED.2015.2463099
  • Filename
    7202883