• DocumentCode
    3605402
  • Title

    A 16.8 Gbps/Channel Single-Ended Transceiver in 65 nm CMOS for SiP-Based DRAM Interface on Si-Carrier Channel

  • Author

    Hyunbae Lee ; Taeksang Song ; Sangyeon Byeon ; Kwanghun Lee ; Inhwa Jung ; Seongjin Kang ; Ohkyu Kwon ; Koeun Cheon ; Donghwan Seol ; Jongho Kang ; Gunwoo Park ; Yun-Saing Kim

  • Author_Institution
    SK hynix, Icheon, South Korea
  • Volume
    50
  • Issue
    11
  • fYear
    2015
  • Firstpage
    2613
  • Lastpage
    2624
  • Abstract
    A 16.8 Gbps/channel single-ended transceiver for SiP-based DRAM interface on silicon carrier channel is proposed in this paper. A transmitter, receiver, and channel are all included in a single package as SiP. A current mode 4:1 MUX with 1-tap feed-forward equalizer (FFE) is used as a serializer, and this 4:1 MUX uses 25% duty clock to prevent short circuit current when consecutive 2-phase clocks overlap. Additionally, an open drain output driver with asynchronous type 1-tap FFE is used in the transmitter. Because of its small physical size, a common mode variation of Si-carrier channel from process variation is more serious than that of conventional PCB. This common mode variation degrades bit error rates (BER) at single-ended signaling. To obtain effective single-ended signaling on Si-carrier channel, a source follower-based continuous time linear equalizers and self- VREF generator with training algorithm on the receiver are proposed. An implemented Si-carrier channel uses meshed layer as a reference to reduce insertion loss. A BER less than 1e-12 is achieved in 65 nm CMOS and the power efficiency of the transceiver is 5.9 pJ/bit with 120 Ω terminations at each transceiver side.
  • Keywords
    CMOS logic circuits; CMOS memory circuits; DRAM chips; equalisers; system-in-package; transceivers; CMOS integrated circuit; SiP based DRAM interface; bit error rate; bit rate 16.8 Gbit/s; feed forward equalizer; silicon carrier channel; single ended signaling; single ended transceiver; size 65 nm; Clocks; Phase locked loops; Power demand; Random access memory; Receivers; Transceivers; Transmitters; Bit error rates (BER) and 120 $Omega$ terminations; SiP-based DRAM interface; continuous time linear equalizer (CTLE); feed-forward equalizer (FFE); self-${rm V}_{rm REF}$ generator; single-ended transceiver;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.2015.2466469
  • Filename
    7239638