• DocumentCode
    3620062
  • Title

    Runtime-coordinated scalable incremental checksum testing of combinational circuits

  • Author

    S. Andrei; Wei-Ngan Chin;A.M.K. Cheng; Yongxin Zhu

  • Author_Institution
    Sch. of Comput., Singapore Nat. Univ., Singapore
  • fYear
    2005
  • fDate
    6/27/1905 12:00:00 AM
  • Firstpage
    357
  • Lastpage
    360
  • Abstract
    Circuit testing is the most significant cost in modern chip design and production. Due to the complexity in terms of millions of gates, manufacturers often have to truncate test patterns to make the testing feasible on ATEs with limited capacities. In this paper, we present a novel approach to this challenge by run-time coordinating the algorithm and ATE. A unique combination of a #SAT solver, checksum computation and frame testing enables the efficient incremental testing. Unlike checksums from the communication domain which can only detect the existence of stuck-at faults, our approach differentiates by also locating them. In our experimental results, our method further demonstrates a shorter testing time.
  • Keywords
    "Circuit testing","Combinational circuits","Circuit faults","Test pattern generators","System testing","Fault detection","Formal verification","Logic functions","Computer science","Costs"
  • Publisher
    ieee
  • Conference_Titel
    Embedded and Real-Time Computing Systems and Applications, 2005. Proceedings. 11th IEEE International Conference on
  • ISSN
    1533-2306
  • Print_ISBN
    0-7695-2346-3
  • Type

    conf

  • DOI
    10.1109/RTCSA.2005.87
  • Filename
    1541107