• DocumentCode
    3641876
  • Title

    LDPC decoder architecture for high-data rate personal-area networks

  • Author

    Matthew Weiner;Borivoje Nikolić;Zhengya Zhang

  • Author_Institution
    EECS Department, University of California, Berkeley, USA
  • fYear
    2011
  • fDate
    5/1/2011 12:00:00 AM
  • Firstpage
    1784
  • Lastpage
    1787
  • Abstract
    Emerging standards for wireless communications in the 60GHz band, such as WiGig, IEEE 802.11ad, and IEEE 802.15.3c, require throughputs between 1.5 and 6Gb/s and use rate adaptive low-density parity-check (LDPC) codes as the main form of forward error correction. State-of-the-art flexible LDPC decoders cannot simultaneously achieve the high throughput mandated by these standards and the low power needed for mobile applications. This work develops a flexible, fully pipelined architecture for the IEEE 802.11ad standard capable of achieving both goals. Based on a decoder synthesized in a low-power 65nm CMOS technology, the decoder dissipates 42mW at the 1.5Gb/s throughput and 84mW at the 3Gb/s throughput for the worst-case matrix in the standard.
  • Keywords
    "Decoding","Parity check codes","Pipelines","Throughput","Registers","Standards","Wireless communication"
  • Publisher
    ieee
  • Conference_Titel
    Circuits and Systems (ISCAS), 2011 IEEE International Symposium on
  • ISSN
    0271-4302
  • Print_ISBN
    978-1-4244-9473-6
  • Type

    conf

  • DOI
    10.1109/ISCAS.2011.5937930
  • Filename
    5937930