DocumentCode
3713943
Title
Variability aware modeling of SEU induced failure probability of logic circuit paths in static conditions
Author
Usman Khalid;Antonio Mastrandrea;Zia Abbas;Mauro Olivieri
Author_Institution
Department of Information Engineering, Electronics and Telecommunication, Sapienza University of Rome, Via Eudossiana 18, 00184, Italy
fYear
2015
Firstpage
1
Lastpage
4
Abstract
Voltage noise can lead to various errors such as dynamic and permanent, which are directly associated to circuit-level reliability issues. Variability in process parameters directly affects the probability of failures associated to voltage noise. Yet, the evaluation of the probability of failures by SPICE level Monte Carlo simulation is prohibitively time-consuming. This work proposes a technique to characterize the input noise and process variations in order to estimate failure probability in a logic circuit path composed of combinational cells and registers. The method allows to correctly estimate the order of magnitude of the probability of failures and to evidence the influence of process variations, while reaching >104 speedup versus SPICE.
Keywords
"Logic gates","Threshold voltage","Registers","Integrated circuit modeling","SPICE","Reliability","Monte Carlo methods"
Publisher
ieee
Conference_Titel
Reliability, Infocom Technologies and Optimization (ICRITO) (Trends and Future Directions), 2015 4th International Conference on
Type
conf
DOI
10.1109/ICRITO.2015.7359223
Filename
7359223
Link To Document