DocumentCode
402107
Title
A novel technique for steady state analysis for VLSI circuits in partially depleted SOI
Author
Joshi, R.V. ; Kroell, K. ; Chuang, C.T.
Author_Institution
T.J. Watson Res. Center, IBM, Yorktown Heights, NY, USA
fYear
2004
fDate
2004
Firstpage
832
Lastpage
836
Abstract
This paper presents a computationally efficient technique for accurate analysis of floating-body partially depleted SOI (PD/SOI) CMOS circuits in steady state operating mode. The basic algorithm and techniques to improve the convergence and reduce simulation time are described. The methodology provides over 2 orders of magnitude improvement in simulation time compared with straightforward circuit simulation for large multiple-input circuit macros and SRAMs, thus allowing accurate analysis/assessment of the history effect in PD/SOI CMOS circuits and body voltage and Vt drifts in sensitive circuits.
Keywords
CMOS integrated circuits; SRAM chips; VLSI; circuit simulation; silicon-on-insulator; CMOS circuits; SRAM; Si; VLSI circuits; body voltage; circuit simulation; complementary metal oxide semiconductor; floating body partially depleted SOI; multiple input circuit macros; silicon-on-insulator; simulation time; static random access memory; steady state analysis; steady state operating mode; very large scale integration; Analytical models; Circuit analysis; Circuit analysis computing; Circuit simulation; Computational modeling; Convergence; History; Steady-state; Very large scale integration; Voltage;
fLanguage
English
Publisher
ieee
Conference_Titel
VLSI Design, 2004. Proceedings. 17th International Conference on
Print_ISBN
0-7695-2072-3
Type
conf
DOI
10.1109/ICVD.2004.1261035
Filename
1261035
Link To Document