DocumentCode
416256
Title
Communication-efficient hardware acceleration for fast functional simulation
Author
Young-Il Kim ; Wooseung Yang ; Young-Su Kwon ; Chong-Min Kyung
Author_Institution
Korea Advanced Institute of Science and Technology, Korea
fYear
2004
fDate
7-11 July 2004
Firstpage
293
Lastpage
298
Abstract
This paper presents new technology that accelerates system verification. Traditional methods for verifying functional designs are based on logic simulation, which becomes more time-consuming as design complexity increases. To accelerate functional simulation, hardware acceleration is used to offload calculation-intensive tasks from the software simulator. Hardware accelerated simulation dramatically reduces the simulation time. However, the communication overhead between the software simulator and hardware accelerator is becoming a new critical bottleneck. We reduce the communication overhead by exploiting burst data transfer and parallelism, which are obtained by splitting testbench and moving a part of testbench into hardware accelerator. Our experiments demonstrated that the proposed method reduces the communication overhead by a factor of about 40 compared to conventional hardware accelerated simulation while maintaining the cycle accuracy and compatibility with the original testbench.
Keywords
Acceleration; Circuit simulation; Circuit testing; Computational modeling; Emulation; Field programmable gate arrays; Hardware; Life estimation; Permission; Software testing; Functional verification; communicationoverhead; simulation acceleration;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference, 2004. Proceedings. 41st
Conference_Location
San Diego, CA, USA
ISSN
0738-100X
Print_ISBN
1-51183-828-8
Type
conf
Filename
1322492
Link To Document