• DocumentCode
    424429
  • Title

    Integrated Adaptive DC/DC Conversion with Adaptive Pulse-Train Technique for Low-Ripple Fast-Response Regulation

  • Author

    Chuang Zhang ; Dongsheng Ma ; Srivastava, Anurag

  • Author_Institution
    Louisiana State University, Baton Rouge, LA
  • fYear
    2004
  • fDate
    11-11 Aug. 2004
  • Firstpage
    257
  • Lastpage
    262
  • Abstract
    Dynamic voltage scaling (DVS) is a very effective low-power design technique in modern digital IC systems. On-chip adaptive DC/DC converter, which provides adjustable output voltage, is a key component in implementing DVS-enabled system. This paper presents a new adaptive DC/DC converter design, which adopts a delay-line controller for voltage regulation. With a proposed adaptive pulse-train technique, ripple voltages are reduced by 50%, while the converter still maintains satisfying transient response. With a supply voltage of 3.3V, the output of the converter is well regulated from 1.7 to 3.0V. Power consumption of the controller is below 100 µW. Maximum efficiency of 92% is achieved with output power of 125mW. Chip area is 0.8 x 1.2mm^2 in 1.5µm standard CMOS process.
  • Keywords
    Adaptive output; DC/DC conversion; adaptive pulse-train technique; low ripple; transient response; Adaptive output; DC/DC conversion; adaptive pulse-train technique; low ripple; transient response;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Low Power Electronics and Design, 2004. ISLPED '04. Proceedings of the 2004 International Symposium on
  • Conference_Location
    Newport Beach, CA, USA
  • Print_ISBN
    1-58113-929-2
  • Type

    conf

  • Filename
    1383000