DocumentCode
439805
Title
A 14mW 10-bit 20-Msample/s ADC in 0.18um CMOS with 61MHz-input
Author
Wada, Atsushi ; Kuniyuki Tani ; Kobayashi, S. ; Sawai, T.
Author_Institution
Sanyo Electric Co., Ltd.
fYear
2002
fDate
24-26 Sept. 2002
Firstpage
459
Lastpage
462
Abstract
We have developed a 10-bit 20-Msample/s 14mW ADC with 1.8 V single power supply. Our unique 4-stage pipelined architecture and a novel digital calibration technique has enabled us to design such a low power embeddable ADC in 0.18µm CMOS. The experimental results at 20MS/s show DNL of less than +/- 0.4 LSB, INL of less than +/-1.3LSB and SNDR of more than 52dB with 61MHz input frequency. This test chip also demonstrates direct-IF (57MHz) conversion of digital TV test system (OFDM), for which it has a good B.E.R of less than 1e-5.
Keywords
Calibration; Capacitance; Circuits; Digital TV; Frequency; Power dissipation; Power supplies; Sampling methods; System testing; Voltage;
fLanguage
English
Publisher
ieee
Conference_Titel
Solid-State Circuits Conference, 2002. ESSCIRC 2002. Proceedings of the 28th European
Conference_Location
Florence, Italy
Type
conf
Filename
1471564
Link To Document