DocumentCode
454347
Title
Performance Evaluation for System-on-Chip Architectures using Trace-based Transaction Level Simulation
Author
Wild, T. ; Herkersdorf, A. ; Ohlendorf, R.
Author_Institution
Inst. for Integrated Syst., Tech. Univ. of Munich
Volume
1
fYear
2006
fDate
6-10 March 2006
Firstpage
1
Lastpage
6
Abstract
The ever increasing complexity and heterogeneity of modern system-on-chip (SoC) architectures make an early and systematic exploration of alternative solutions mandatory. Efficient performance evaluation methods are of highest importance for a broad search in the solution space. In this paper we present an approach that captures the SoC functionality for each architecture resource as sequences of trace primitives. These primitives are translated at simulation runtime into transactions and superposed on the system architecture. The method uses SystemC as modeling language, requires low modeling effort and yet provides accurate results within reasonable turnaround times. A concluding application example demonstrates the effectiveness of our approach
Keywords
computational complexity; performance evaluation; system-on-chip; SystemC; architecture resource; performance evaluation; system architecture; system-on-chip architectures; trace primitives; transaction level simulation; Hardware design languages; Inspection; Parameter estimation; Performance analysis; Power system modeling; Runtime; Sections; System-level design; System-on-a-chip; Time to market;
fLanguage
English
Publisher
ieee
Conference_Titel
Design, Automation and Test in Europe, 2006. DATE '06. Proceedings
Conference_Location
Munich
Print_ISBN
3-9810801-1-4
Type
conf
DOI
10.1109/DATE.2006.244111
Filename
1656884
Link To Document