• DocumentCode
    455252
  • Title

    Pipelined Block-Serial Decoder Architecture for Structured Ldpc Codes

  • Author

    Bhatt, Tejas ; Sundaramurthy, Vishwas ; Stolpman, Victor ; McCain, Dennis

  • Author_Institution
    Nokia Res. Center, Irving, TX
  • Volume
    4
  • fYear
    2006
  • fDate
    14-19 May 2006
  • Abstract
    We present a pipelined block-serial decoder architecture for structured LDPC codes, implementing the layered-mode belief-propagation. We introduce the concept of LLR-update and mirror memory to enforce a pipelined decoding schedule. The pipelined architecture improves the latency of the LDPC decoder by about 2x-3x and has negligible performance loss when implemented with clever layer scheduling. We also present a low-complexity check-node architecture suitable for block-serial processing and utilize the properties of the min approximation to significantly reduce the memory requirement. The proposed architecture is suitable for mobile devices with data-rates of tens of mbps
  • Keywords
    computational complexity; decoding; parity check codes; pipeline processing; block-serial processing; layered-mode belief-propagation; low-complexity check-node architecture; mobile devices; pipelined block-serial decoder architecture; structured LDPC codes; Code standards; Delay; Forward error correction; Hardware; Iterative decoding; Mirrors; Parity check codes; Performance loss; Throughput; USA Councils;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Acoustics, Speech and Signal Processing, 2006. ICASSP 2006 Proceedings. 2006 IEEE International Conference on
  • Conference_Location
    Toulouse
  • ISSN
    1520-6149
  • Print_ISBN
    1-4244-0469-X
  • Type

    conf

  • DOI
    10.1109/ICASSP.2006.1660946
  • Filename
    1660946