• DocumentCode
    516482
  • Title

    Realization of Conditional-Sum Adders With Low Latency Time

  • Author

    Rothermel, Albrecht ; Hosticka, Bedrich ; Tröster, Gerhard ; Arndt, Jürgen

  • Author_Institution
    Fraunhofer-Institute for Microelectronic Circuits and Systems, D-4100 Duisburg 1, FRG
  • fYear
    1988
  • fDate
    21-23 Sept. 1988
  • Firstpage
    350
  • Lastpage
    353
  • Abstract
    Conditional-sum adders have been realized in a standard 2.5 ¿m CMOS technology. These adders offer short propagation delay and latency time (12.5 ns for 32 bit addition) and consume only moderate chip area (i.e. 80 × 460 ¿m2 for one bit in a 32 bit adder). The adders have been realized with CMOS transmission-gates. They allow static operation and consume only dynamic power (like standard CMOS). The layout exhibits high regularity and can be easily adjusted to various word-lengths.
  • Keywords
    Adders; CMOS technology; Circuits and systems; Clocks; Delay effects; Microelectronics; Multiplexing; Propagation delay; Signal processing; Throughput;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Solid-State Circuits Conference, 1988. ESSCIRC '88. Fourteenth European
  • Conference_Location
    Manchester, UK
  • Type

    conf

  • Filename
    5468258