• DocumentCode
    545344
  • Title

    Clock gating optimization with delay-matching

  • Author

    Hsu, Shih-Jung ; Lin, Rung-Bin

  • Author_Institution
    Comput. Sci. & Eng., Yuan Ze Univ., Chung-Li, Taiwan
  • fYear
    2011
  • fDate
    14-18 March 2011
  • Firstpage
    1
  • Lastpage
    6
  • Abstract
    Clock gating is an effective method of reducing power dissipation of a high-performance circuit. However, deployment of gated cells increases the difficulty of optimizing a clock tree. In this paper, we propose a delay-matching approach to addressing this problem. Delay-matching uses gated cells whose timing characteristics are similar to that of their clock buffer (inverter) counterparts. It attains better slew and much smaller latency with comparable clock skew and less area when compared to type-matching. The skew of a delay-matching gated tree, just like the one generated by type-matching, is insensitive to process and operating corner variations. Besides, delay-matching ECO of a gated tree excels in preserving the original timing characteristics of the gated tree.
  • Keywords
    circuit optimisation; clocks; logic gates; low-power electronics; power aware computing; clock buffer; clock gating optimization; clock tree; delay-matching; delay-matching ECO; high-performance circuit; power dissipation reduction; Clocks; Delay; Inverters; Libraries; Logic gates; Vegetation; Clock gating; clock tree; low power design;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design, Automation & Test in Europe Conference & Exhibition (DATE), 2011
  • Conference_Location
    Grenoble
  • ISSN
    1530-1591
  • Print_ISBN
    978-1-61284-208-0
  • Type

    conf

  • DOI
    10.1109/DATE.2011.5763106
  • Filename
    5763106