• DocumentCode
    610073
  • Title

    Simplified HEVC FME Interpolation Unit Targeting a Low Cost and High Throughput Hardware Design

  • Author

    Afonso, V. ; Maich, H. ; Agostini, Luciano ; Franco, D.

  • Author_Institution
    Fed. Univ. of Pelotas (UFPel), Pelotas, Brazil
  • fYear
    2013
  • fDate
    20-22 March 2013
  • Firstpage
    473
  • Lastpage
    473
  • Abstract
    Summary form only given. The new demands for high resolution digital video applications are pushing the development of new techniques in the video coding area. This paper presents a simplified version of the original Fractional Motion Estimation (FME) algorithm defined by the HEVC emerging video coding standard targeting a low cost and high throughput hardware design. Based on evaluations using the HEVC Model (HM), the HEVC reference software, a simplification strategy was defined to be used in the hardware design, drastically reducing the HEVC complexity, but with some losses in terms of compression rates and quality. The used strategy considered the use of only the most used PU size in the Motion Estimation process, avoiding the evaluation of the 24 PU sizes defined in the HEVC and avoiding also the RDO decision process. This expressively reduces the ME complexity and causes a bit-rate loss lower than 13.18% and a quality loss lower than 0.45dB. Even with the proposed simplification, the proposed solution is fully compliant with the current version of the HEVC standard. The FME interpolation was also simplified targeting the hardware design through some algebraic manipulations, converting multiplications in shift-adds and sharing sub-expressions. The simplified FME interpolator was designed in hardware and the results showed a low use of hardware resources and a processing rate high enough to process QFHD videos (3840x2160 pixels) in real time.
  • Keywords
    data compression; interpolation; motion estimation; video coding; FME algorithm; HEVC FME interpolation unit; HEVC complexity reduction; HEVC model; HEVC reference software; PU sizes; RDO decision process; algebraic manipulations; bit-rate loss; compression quality; compression rates; fractional motion estimation algorithm; high resolution digital video applications; high throughput hardware design; loss 0.45 dB; low cost hardware design; multiplication conversion; shift-adds; video coding area; video coding standard; Complexity theory; Hardware; High definition video; Interpolation; Software; Standards; Video coding; Fractional Motion Estimation; HEVC; Hardware Design;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Data Compression Conference (DCC), 2013
  • Conference_Location
    Snowbird, UT
  • ISSN
    1068-0314
  • Print_ISBN
    978-1-4673-6037-1
  • Type

    conf

  • DOI
    10.1109/DCC.2013.55
  • Filename
    6543083