DocumentCode
619503
Title
Creation of ESL power models for communication architectures using automatic calibration
Author
Schurmans, Stefan ; Diandian Zhang ; Auras, Dominik ; Leupers, Rainer ; Ascheid, Gerd ; Xiaotao Chen ; Lun Wang
Author_Institution
Inst. for Commun. Technol. & Embedded Syst., RWTH Aachen Univ., Aachen, Germany
fYear
2013
fDate
May 29 2013-June 7 2013
Firstpage
1
Lastpage
6
Abstract
Power consumption is an important factor in chip design. The fundamental design decisions drawn during early design space exploration at electronic system level (ESL) have a large impact on the power consumption. This requires to estimate power already at ESL, which is usually not possible using standard ESL component libraries due to missing power models. This work proposes a methodology that allows extension of ESL models with a power model and to automatically calibrate it to match a power trace obtained by gate-level simulation or measurements. Two case studies show that the methodology is suitable even for complex communication architectures.
Keywords
calibration; integrated circuit design; integrated circuit modelling; low-power electronics; ESL power model; automatic calibration; chip design; complex communication architecture; design space exploration; electronic system level; gate level simulation; power consumption; power trace; Calibration; Data models; Estimation; IP networks; Instruments; Ports (Computers); Power demand; Electronic System Level; Power Estimation; Power Model;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference (DAC), 2013 50th ACM/EDAC/IEEE
Conference_Location
Austin, TX
ISSN
0738-100X
Type
conf
Filename
6560651
Link To Document