DocumentCode
658555
Title
Search Space Reduction for Low-Power Test Generation
Author
Miyase, Kohei ; Sauer, Matthias ; Becker, B. ; Wen, Xuefeng ; Kajihara, Seiji
Author_Institution
Kyushu Inst. of Technol., Iizuka, Japan
fYear
2013
fDate
18-21 Nov. 2013
Firstpage
171
Lastpage
176
Abstract
Ongoing research to shrink feature sizes of LSI circuits leads to an always increasing number of logic gates in a circuit. In general, the complexity of test generation depends on the size of a circuit. Furthermore, modern test generation methods have to consider power reduction in addition to fault detection, since excessive power caused by testing may result in over testing. In this work, we propose a method to reduce the computation time of low-power test generation. The proposed method specifies gates which will cause power issues, consequently reducing the search space for X-filling technique. The reduction of search space for Xfilling also further minimizes the amount of switching activity. Experimental results for circuits of Open Cores provided by IWLS2005 benchmarks show that the proposed method achieves both a reduced computation time and at the same time increased power reduction compared to previous methods.
Keywords
automatic test pattern generation; large scale integration; logic circuits; logic gates; logic testing; low-power electronics; IWLS2005 benchmarks; LSI circuits; X-filling technique; fault detection; logic gates; low-power test generation; power reduction; search space reducing; search space reduction; Flip-flops; Logic gates; Probability; Switches; Switching circuits; Testing; Vectors; X-filling; low-power testing; test generation;
fLanguage
English
Publisher
ieee
Conference_Titel
Test Symposium (ATS), 2013 22nd Asian
Conference_Location
Jiaosi Township
ISSN
1081-7735
Type
conf
DOI
10.1109/ATS.2013.40
Filename
6690636
Link To Document