• DocumentCode
    74335
  • Title

    Front-End Board with Cyclone V as a Test High-Resolution Platform for the Auger_Beyond_2015 Front End Electronics

  • Author

    Szadkowski, Zbigniew

  • Author_Institution
    Dept. of Phys. & Appl. Inf., Univ. of Lodz, Łódź, Poland
  • Volume
    62
  • Issue
    3
  • fYear
    2015
  • fDate
    Jun-15
  • Firstpage
    985
  • Lastpage
    992
  • Abstract
    The surface detector (SD) array of the Pierre Auger Observatory needs an upgrade which allows space for more complex triggers with higher bandwidth and greater dynamic range. To this end this paper presents a front-end board (FEB) with the largest Cyclone V E FPGA 5CEFA9F31I7N. It supports eight channels sampled with max. 250 MSps@14-bit resolution. Considered sampling for the SD is 120 MSps; however, the FEB has been developed with external anti-aliasing filters to retain maximal flexibility. Six channels are targeted at the SD, two are reserved for other experiments like: Auger Engineering Radio Array and additional muon counters. The FEB is an intermediate design plugged into a unified board communicating with a micro-controller at 40 MHz; however, it provides 250 MSPs sampling with an 18-bit dynamic range, is equipped with a virtual NIOS processor and supports 256 MB of SDRAM as well as an implemented spectral trigger based on the discrete cosine transform for detection of very inclined “old” showers. The FEB can also support neural network development for detection of “young” showers, potentially generated by neutrinos. A single FEB was already tested in the Auger surface detector in Malargüe (Argentina) for 120 and 160 MSps. Preliminary tests showed perfect stability of data acquisition for sampling frequency three or four times greater. They allowed optimization of the design before deployment of seven or eight FEBs for several months of continuous tests in the engineering array.
  • Keywords
    Cherenkov counters; data acquisition; muon detection; neutrino detection; sensor arrays; Argentina; Auger Engineering Radio Array; Auger surface detector; Auger_beyond_2015 front end electronics; Cyclone V; FEB; Malargüe; Pierre Auger Observatory; additional muon counters; complex triggers; data acquisition stability; discrete cosine transform; engineering array; external antialiasing filters; front-end board; largest Cyclone V E FPGA 5CEFA9F31I7N; maximal flexibility; microcontroller; neural network development; neutrinos; spectral trigger; surface detector array; test high-resolution platform; virtual NIOS processor; young showers; Arrays; Cyclones; Detectors; Dynamic range; Field programmable gate arrays; Observatories; Standards; DCT; FPGA; NIOS; Pierre Auger Observatory; front-end; neural network; trigger;
  • fLanguage
    English
  • Journal_Title
    Nuclear Science, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9499
  • Type

    jour

  • DOI
    10.1109/TNS.2015.2426059
  • Filename
    7111381