DocumentCode
750777
Title
Design of a high-speed optical interconnect for scalable shared-memory multiprocessors
Author
Kodi, Avinash Karanth ; Louri, Ahmed
Author_Institution
Arizona Univ., Tucson, AZ, USA
Volume
25
Issue
1
fYear
2005
Firstpage
41
Lastpage
49
Abstract
Large-scale distributed shared-memory multiprocessors (DSMs) provide a shared address space by physically distributing the memory among different processors. A fundamental DSM communication problem that significantly affects scalability is an increase in remote memory latency as the number of system nodes increases. Remote memory latency, caused by accessing a memory location in a processor other than the one originating the request, includes both communication latency and remote memory access latency over I/O and memory buses. The proposed architecture reduces remote memory access latency by increasing connectivity and maximizing channel availability for remote communication. It also provides efficient and fast unicast, multicast, and broadcast capabilities, using a combination of aggressively designed multiplexing techniques. Simulations show that this architecture provides excellent interconnect support for a highly scalable, high-bandwidth, low-latency network.
Keywords
distributed shared memory systems; multiprocessor interconnection networks; optical interconnections; parallel architectures; system buses; I/O bus; communication latency; distributed shared-memory multiprocessors; memory bus; multiprocessor interconnection networks; optical interconnect; parallel architecture; remote memory access latency; Bandwidth; Delay; Optical attenuators; Optical design; Optical fiber communication; Optical interconnections; Power dissipation; Power system interconnection; Switches; Vertical cavity surface emitting lasers;
fLanguage
English
Journal_Title
Micro, IEEE
Publisher
ieee
ISSN
0272-1732
Type
jour
DOI
10.1109/MM.2005.7
Filename
1411715
Link To Document