DocumentCode
754946
Title
A Binary Quantized Digital Phase Locked Loop: A Graphical Analysis
Author
D´Andrea, Nunzio Aldo ; Russo, Franco
Author_Institution
Centro Studi per i Metodi ed i Dispositivi di Radiotrasmissione del C. N. R.,Pisa,Italy
Volume
26
Issue
9
fYear
1978
fDate
9/1/1978 12:00:00 AM
Firstpage
1355
Lastpage
1364
Abstract
A non-uniform sampling digital phase locked loop (DPLL), with a hard limiter as quantizer, is analyzed by a graphical method in the case of phase and frequency step inputs and no noise. The cycle slipping and the limit cycles phenomena are investigated. An upper-bound to the model gain and, consequently, to the pull-in range is obtained. Also a closed-form expression of acquisition time is derived. Moreover, using a random-walk model, the stationary phase error variance, the mean acquisition time and the mean first slip time have been evaluated. Some two channel configurations are proposed, which allow us to obtain a faster acquisition. Finally the problems relevant to the practical implementation of the loop are analyzed.
Keywords
PLLs; Phase-locked loop (PLL); Closed-form solution; Estimation error; Frequency; Jacobian matrices; Limit-cycles; Parameter estimation; Phase locked loops; Phase noise; Sampling methods; Upper bound;
fLanguage
English
Journal_Title
Communications, IEEE Transactions on
Publisher
ieee
ISSN
0090-6778
Type
jour
DOI
10.1109/TCOM.1978.1094240
Filename
1094240
Link To Document