DocumentCode
793140
Title
A novel all-binary motion estimation (ABME) with optimized hardware architectures
Author
Luo, Jeng-Hung ; Wang, Chung-Neng ; Chiang, Tihao
Volume
12
Issue
8
fYear
2002
fDate
8/1/2002 12:00:00 AM
Firstpage
700
Lastpage
712
Abstract
We present a fast motion estimation algorithm using only binary representation, which is desirable for both embedded system and hardware implementation with parallel architectures. The key algorithm distinction is that only the high-frequency spectrum is used. Our experimental results show that it provides excellent performance at both low and high bit rates. Because of its binary-only representation, the proposed algorithm offers low computational complexity and low memory bandwidth consumption. For multimedia-embedded system design, we further investigated specific implementation techniques for several well-known hardware platforms including Intel x86 processors, single-instruction multiple-data processors, and systolic array circuit design. The systolic array architecture requires only single memory access for both the reference and current frames from the on-chip memory. Such an implementation provides an optimized solution with great throughput, while the quality is maintained. Finally, we show that our binarization methods are closely coupled to the accuracy of binary motion estimation algorithms. The binarization and coding efficiencies can be improved using various filters and binarization methods.
Keywords
digital signal processing chips; embedded systems; image resolution; motion estimation; multimedia communication; systolic arrays; video coding; Intel x86 processors; all-binary motion estimation; circuit design; computational complexity; embedded system; high-frequency spectrum; memory bandwidth consumption; multimedia; multiresolution; optimized hardware architectures; performance; single-instruction multiple-data processors; systolic array architecture; throughput; Bandwidth; Bit rate; Circuit synthesis; Computational complexity; Computer architecture; Embedded system; Hardware; Motion estimation; Parallel architectures; Systolic arrays;
fLanguage
English
Journal_Title
Circuits and Systems for Video Technology, IEEE Transactions on
Publisher
ieee
ISSN
1051-8215
Type
jour
DOI
10.1109/TCSVT.2002.800859
Filename
1021290
Link To Document