• DocumentCode
    811586
  • Title

    Verification of Digital RF Processors: RF, Analog, Baseband, and Software

  • Author

    Muhammad, Khurram ; Murphy, Thomas ; Staszewski, Robert Bogdan

  • Author_Institution
    Texas Instrum. Inc., Dallas, TX
  • Volume
    42
  • Issue
    5
  • fYear
    2007
  • fDate
    5/1/2007 12:00:00 AM
  • Firstpage
    992
  • Lastpage
    1002
  • Abstract
    Single-chip RF SoCs are seeing widespread acceptance in wireless applications. In this paper we address the issue of design verification of single-chip RF SOCs in a framework that accepts RF input and analyzes receiver BER performance and transmitter output distortion and phase noise by processing several thousand packets of baseband information while compensation algorithms are simultaneously executed. No comprehensive methodology exists to date for designing such complex systems. This paper present a novel approach that allows building complex RF SoC systems based on VHDL modeling and simulation and opens up major avenues of model development for RF and analog circuits. This approach has been successfully applied to verify two generations of digital RF processors (DRP) in deep-submicron technologies
  • Keywords
    CMOS digital integrated circuits; cellular radio; integrated circuit design; integrated circuit modelling; microprocessor chips; mobile handsets; radio receivers; radio transmitters; transceivers; GSM; RF circuits; VHDL modeling; analog circuits; baseband information; compensation algorithms; complex RF SoC systems; deep submicron CMOS; design verification; digital RF processors; mobile phones; phase locked loop; phase noise; receiver BER performance; single-chip RF system-on-chip; transmitter output distortion; wireless applications; Algorithm design and analysis; Application software; Baseband; Bit error rate; Information analysis; Performance analysis; Phase distortion; Phase noise; Radio frequency; Transmitters; Analog; GSM; MTDSM; PLL; RF; SNR; SoC; VHDL; baseband; behavioral; bluetooth; cellular; deep submicron CMOS; design; digital RF processors (DRP); mobile phones; modeling; noise figure; phase noise; receiver; transceiver; transmitter; validation; verification; wireless;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.2007.894327
  • Filename
    4160077