• DocumentCode
    842539
  • Title

    Noise-tolerance improvement in dynamic CMOS logic circuits

  • Author

    Mendoza-Hernández, F. ; Linares-Aranda, M. ; Champac, V.

  • Author_Institution
    Dept. de Investigacion en Fisica, Univ. de Sonora, Hermosillo
  • Volume
    153
  • Issue
    6
  • fYear
    2006
  • Firstpage
    565
  • Lastpage
    573
  • Abstract
    Dynamic CMOS logic styles are widely used in high-performance systems due mainly to their speed. However they have lower noise-tolerance than their static CMOS counterparts. To overcome this disadvantage a new noise-tolerant circuit technique, suitable for precharge-evaluate dynamic circuits, is presented. The technique is suitable for TSPC and domino gates. Comparisons with previously reported noise-tolerant dynamic circuit techniques are presented. Simulation results on TSPC and domino gates show that the proposed technique improves the noise tolerance of conventional dynamic gates with reduced performance overhead. The feasibility of this new technique is demonstrated by means of a pipelined 0.35 mum CMOS carry look-ahead full adder. Experimental results show an increased noise tolerance of up to three times over standard CMOS logic
  • Keywords
    CMOS logic circuits; circuit noise; fault tolerance; multiplying circuits; TSPC; domino gates; dynamic CMOS logic circuits; noise-tolerant circuit technique; pipelined CMOS carry look-ahead full adder; precharge-evaluate dynamic circuits;
  • fLanguage
    English
  • Journal_Title
    Circuits, Devices and Systems, IEE Proceedings -
  • Publisher
    iet
  • ISSN
    1350-2409
  • Type

    jour

  • Filename
    4020214