• DocumentCode
    855414
  • Title

    PEEC capacitance extraction of 3-D interconnects

  • Author

    Antonini, G.

  • Author_Institution
    Dipt. di Ingegneria Elettrica e dell´´Informazione, Univ. degli Studi di L´´Aquila, Monteluco Di Roio
  • Volume
    1
  • Issue
    4
  • fYear
    2007
  • fDate
    7/1/2007 12:00:00 AM
  • Firstpage
    201
  • Lastpage
    209
  • Abstract
    As feature size of electronic devices decreases, fast and accurate capacitance extraction has become increasingly critical for verification and analysis as regard as electromagnetic compatibility and signal integrity issues. The partial element equivalent circuit method is implemented for three-dimensional capacitance extraction of interconnects and very large-scale integration circuits with multiple dielectrics. The electric field coupling due to free and bound charges are analysed and modelled separately thus allowing to distinguish their contribution. The proposed approach provides physical insight, totally compatible fast methods for accelerating matrix-vector products, allows an easy treatment of lossy and dispersive dielectrics and is well suited for applying model order reduction techniques
  • Keywords
    VLSI; capacitance; electromagnetic compatibility; equivalent circuits; integrated circuit interconnections; 3D interconnects; PEEC capacitance extraction; dispersive dielectrics; electric field coupling; electromagnetic compatibility; electronic devices; lossy dielectrics; matrix-vector products; model order reduction; partial element equivalent circuit method; signal integrity; very large-scale integration circuits;
  • fLanguage
    English
  • Journal_Title
    Science, Measurement & Technology, IET
  • Publisher
    iet
  • ISSN
    1751-8822
  • Type

    jour

  • DOI
    10.1049/iet-smt:20050047
  • Filename
    4202039