• DocumentCode
    881275
  • Title

    Transient latchup characteristics in n-well CMOS

  • Author

    Ohzone, Takashi ; Iwata, Hideyuki

  • Author_Institution
    Dept. of Electron. & Inf., Toyama Prefectural Univ., Japan
  • Volume
    39
  • Issue
    8
  • fYear
    1992
  • fDate
    8/1/1992 12:00:00 AM
  • Firstpage
    1870
  • Lastpage
    1875
  • Abstract
    Transient latchup characteristics in scaled n-well CMOS triggered by pulsewidths less than 10 ns are presented by experiments and two-dimensional device simulations. Vibratile increasing latchup currents predicted by the simulations are experimentally observed for the devices with the n+-p+ spacing L longer than 8 μm, and twin-peaks curves in supply currents just before latchup turn-on are also measured. Those experimental results are in relatively good agreement with the simulations triggered by a trapezoidal pulse. It is also reported that CMOS latchup susceptibilities to narrow trigger-pulse widths of less than 50 ns cannot be expected as L becomes as short as about 4 μm
  • Keywords
    CMOS integrated circuits; integrated circuit technology; transient response; CMOS latchup susceptibilities; VLSI; latchup currents; n+-p+ spacing; scaled n-well CMOS; transient latchup characteristic; trapezoidal pulse; trigger-pulse widths; two-dimensional device simulations; CMOS process; CMOS technology; Circuit simulation; Current measurement; Current supplies; Predictive models; Pulse measurements; Pulse shaping methods; Space vector pulse width modulation; Very large scale integration;
  • fLanguage
    English
  • Journal_Title
    Electron Devices, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9383
  • Type

    jour

  • DOI
    10.1109/16.144677
  • Filename
    144677