• DocumentCode
    897719
  • Title

    Characteristics and Three-Dimensional Integration of MOSFET´s in Small-Grain LPCVD Polycrystalline Silicon

  • Author

    Malhi, Satwinder D S ; Shichijo, Hisashi ; Banerjee, Sanjay K. ; Sundaresan, Ravishankar ; Elahy, Mostafa ; Pollack, Gordon P. ; Richardson, William F. ; SHAH, ASHWIN H. ; HITE, LARRY R. ; Womack, Richard H. ; Chatterjiee, Pallab K. ; Lam, Hon Wai

  • Volume
    20
  • Issue
    1
  • fYear
    1985
  • Firstpage
    178
  • Lastpage
    201
  • Abstract
    Building on nearly two decades of reported results for MOSFET´s fabricated in small-grain polycrystalline silicon, a design methodology is developed that yields devices which have low threshold voltage, high drive current, low leakage current, tight parameteric control, and reduced topology, while requiring no nonstandard materials, processes, and tools. Design criteria and device performance are discussed, grain boundary characterization techniques are described, technological issues pertinent to VLSI implementation are investigated, and long-term device reliability is studied. The potential applications of the polysilicon MOSFET´s in high-density dRAM and sRAM are explored. The successful implementation of an experimental stacked CMOS 64K static RAM proves the utility of these devices for three-dimensional integration in a VLSI environment.
  • Keywords
    Chemical vapour deposition; Field effect integrated circuits; Insulated gate field effect transistors; Integrated circuit technology; Random-access storage; Buildings; CMOS technology; Design methodology; Grain boundaries; Leakage current; Silicon; Threshold voltage; Topology; Very large scale integration; Voltage control;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.1985.1052293
  • Filename
    1052293