DocumentCode
910203
Title
Behavioural description and VLSI verification
Author
Milne, G.J.
Author_Institution
University of Edinburgh, Computer Science Department, Edinburgh, UK
Volume
133
Issue
3
fYear
1986
fDate
6/1/1986 12:00:00 AM
Firstpage
87
Lastpage
97
Abstract
Validation of VLSI design correctness by formal proof is an alternative to the traditional approach which utilises simulation. Formal verification requires the description of the behavior of designs and design specifications, resulting in the development of behavioural description languages. These differ from inherently structural hardware description languages (HDLs) in that they not only allow behaviour and structure to be described, they also support formal behavioural analysis using mathematical techniques. Necessary features of a behavioural description language are presented and the application of this language to VLSI description, design and verification is illustrated.
Keywords
VLSI; circuit CAD; VLSI verification; behavior; design correctness; formal behavioural analysis;
fLanguage
English
Journal_Title
Solid-State and Electron Devices, IEE Proceedings I
Publisher
iet
ISSN
0143-7100
Type
jour
DOI
10.1049/ip-i-1.1986.0020
Filename
4644148
Link To Document