• DocumentCode
    976422
  • Title

    Generic Description and Synthesis of LDPC Decoders

  • Author

    Guilloud, Frédéric ; Boutillon, Emmanuel ; Tousch, Jacky ; Danger, Jean-Luc

  • Author_Institution
    GET/Ecole Nat. Superieure des Telecommun. Bretagne, Brest
  • Volume
    55
  • Issue
    11
  • fYear
    2007
  • Firstpage
    2084
  • Lastpage
    2091
  • Abstract
    Through a rapid survey of the architecture of low-density parity-check (LDPC) decoders, this paper proposes a general framework to describe and compare the LDPC decoder architectures. A set of parameters makes it possible to classify the scheduling of iterative decoders, memory organization, and type of check-node processors and variable-node processors. Using the proposed framework, an efficient generic architecture for nonflooding schedules is also given.
  • Keywords
    iterative decoding; parity check codes; LDPC decoder architecture; check-node processors; iterative decoders; low-density parity-check; memory organization; nonflooding schedules; variable-node processors; Belief propagation; Code standards; Floods; Iterative decoding; Job shop scheduling; Parity check codes; Processor scheduling; Scheduling algorithm; Standardization; Very large scale integration; Binary low-density parity-check (LDPC) codes; VLSI; decoder implementation; iterative decoding;
  • fLanguage
    English
  • Journal_Title
    Communications, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0090-6778
  • Type

    jour

  • DOI
    10.1109/TCOMM.2007.908517
  • Filename
    4383290