• Title of article

    45 nm CMOS technology with low temperature selective epitaxy of SiGe

  • Author/Authors

    Naoyoshi Tamura، نويسنده , , Yousuke Shimamune، نويسنده ,

  • Issue Information
    روزنامه با شماره پیاپی سال 2008
  • Pages
    5
  • From page
    6067
  • To page
    6071
  • Abstract
    This paper describes the advanced embedded silicon germanium (eSiGe) technologies to apply the 45 nm node CMOS fabrication technology. There are three key techniques as follows. The first technique is a low temperature of epitaxial growth at 550 °C to suppress staking faults in eSiGe layer. The second one is a controlling of recess shape for eSiGe. Sigma(Σ)-shaped recess is applied, because the strain force on the channel of MOSFET is increased effectively by narrowing spacing between source and drain. The third one is to apply particular surface cleaning treatment before the epitaxial growth, to get the excellent SiGe crystallinity. We demonstrated the drain current of Ion = 725 μA/μm and Ioff = 100 nA/μm for PMOSFET using above these techniques.
  • Keywords
    Epi-temperature , Embedded SiGe , Surface pre-treatment , Recess shape
  • Journal title
    Applied Surface Science
  • Serial Year
    2008
  • Journal title
    Applied Surface Science
  • Record number

    1009455