Title of article :
Surface passivation technology for III–V semiconductor nanoelectronics
Author/Authors :
Hideki Hasegawa a، نويسنده , , Masamichi Akazawa، نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2008
Pages :
5
From page :
628
To page :
632
Abstract :
The present status and key issues of surface passivation technology for III–V surfaces are discussed in view of applications to emerging novel III–V nanoelectronics. First, necessities of passivation and currently available surface passivation technologies for GaAs, InGaAs and AlGaAs are reviewed. Then, the principle of the Si interface control layer (ICL)-based passivation scheme by the authors’ group is introduced and its basic characterization is presented. Ths Si ICL is a molecular beam epitaxy (MBE)-grown ultrathin Si layer inserted between III–V semiconductor and passivation dielectric. Finally, applications of the Si ICL method to passivation of GaAs nanowires and GaAs nanowire transistors and to realization of pinning-free high-k dielectric/GaAs MOS gate stacks are presented.
Keywords :
III–V semiconductor , Surface passivation , Nanoelectronics , MOS structure , High-k dielectric , GaAs
Journal title :
Applied Surface Science
Serial Year :
2008
Journal title :
Applied Surface Science
Record number :
1010314
Link To Document :
بازگشت