Title of article :
Analysis of buck converters for on-chip integration with a dual supply voltage microprocessor
Author/Authors :
S.G.، Narendra, نويسنده , , E.G.، Friedman, نويسنده , , V.، Kursun, نويسنده , , V.K.، De, نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2003
Pages :
-513
From page :
514
To page :
0
Abstract :
An analysis of an on-chip buck converter is presented in this paper. A high switching frequency is the key design parameter that simultaneously permits monolithic integration and high efficiency. A model of the parasitic impedances of a buck converter is developed. With this model, a design space is determined that allows integration of active and passive devices on the same die for a target technology. An efficiency of 88.4% at a switching frequency of 477 MHz is demonstrated for a voltage conversion from 1.2-0.9 volts while supplying 9.5 A average current. The area occupied by the buck converter is 12.6 mm/sup 2/ assuming an 80-nm CMOS technology. An estimate of the efficiency is shown to be within 2.4% of simulation at the target design point. Full integration of a high-efficiency buck converter on the same die with a dual-V/sub DD/ microprocessor is demonstrated to be feasible.
Keywords :
testis , Gene regulation , male reproductive tract , spermatid , spermatogenesis
Journal title :
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS
Serial Year :
2003
Journal title :
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS
Record number :
101544
Link To Document :
بازگشت