Title of article :
Techniques for accurate performance evaluation in architecture exploration
Author/Authors :
S.، Devadas, نويسنده , , G.، Hadjiyiannis, نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2003
Pages :
-600
From page :
601
To page :
0
Abstract :
We present a system that automatically generates a cycle-accurate and bit-true instruction level simulator (ILS) and a hardware implementation model given a description of a target processor. An ILS can be used to obtain a cycle count for a given program running on the target architecture, while the cycle length, die size, and power consumption can be obtained from the hardware implementation model. These figures allow us to accurately and rapidly evaluate target architectures within an architecture exploration methodology for system-level synthesis. In an architecture exploration scheme, both the ILS and the hardware model must be generated automatically, else a substantial programming and hardware design effort has to be expended in each design iteration. Our system uses the Instruction Set Description language to support the automatic generation of the ILS and the hardware synthesis model, as well as other related tools.
Keywords :
male reproductive tract , Gene regulation , spermatid , spermatogenesis , testis
Journal title :
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS
Serial Year :
2003
Journal title :
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS
Record number :
101551
Link To Document :
بازگشت