Title of article
Relative timing [asynchronous design]
Author/Authors
R.، Ginosar, نويسنده , , K.S.، Stevens, نويسنده , , S.، Rotem, نويسنده ,
Issue Information
روزنامه با شماره پیاپی سال 2003
Pages
-128
From page
129
To page
0
Abstract
Relative timing (RT) is introduced as a method for asynchronous design. Timing requirements of a circuit are made explicit using relative timing. Timing can be directly added, removed, and optimized using this style. RT synthesis and verification are demonstrated on three example circuits, facilitating transformations from speed-independent circuits to burst-mode and pulse-mode circuits. Relative timing enables improved performance, area, power, and functional testability of up to a factor of 3* in all three cases. This method is the foundation of optimized timed circuit designs used in an industrial test chip, and may be formalized and automated.
Keywords
El Salvador , Household Panel Data
Journal title
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS
Serial Year
2003
Journal title
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS
Record number
101600
Link To Document