Title of article :
Twos complement computation sharing multiplier and its applications to high performance DFE
Author/Authors :
K.، Roy, نويسنده , , K.، Muhammad, نويسنده , , Choo، Hunsoo نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2003
Pages :
-457
From page :
458
To page :
0
Abstract :
We present a novel computation sharing multiplier architecture for twoʹs complement numbers that leads to high performance digital signal processing systems with low power consumption. The computation sharing multiplier targets the reduction of power consumption by removing redundant computations within system by computation reuse. Use of computation sharing multiplier leads to high-performance finite impulse response (FIR) filtering operation by reusing optimal precomputations. The proposed computation sharing multiplier can be applicable to adaptive and nonadaptive FIR filter implementation. A decision feedback equalizer (DFE) was implemented based on the computation sharing multiplier in a 0.25-(mu) technology as an example of an adaptive filter. The performance and power consumption of the DFE using a computation sharing multiplier is compared with that of DFEs using a Wallace-tree and a Booth-encoded multiplier. The DFE implemented with the computation sharing multiplier shows improvement in performance over the DFE using a Wallace-tree multiplier, reducing the power consumption significantly.
Keywords :
Power-aware
Journal title :
IEEE TRANSACTIONS ON SIGNAL PROCESSING
Serial Year :
2003
Journal title :
IEEE TRANSACTIONS ON SIGNAL PROCESSING
Record number :
104848
Link To Document :
بازگشت