Title of article :
Generic architecture and semiconductor intellectual property cores for advanced encryption standard cryptography
Author/Authors :
J.V.، McCanny, نويسنده , , M.، McLoone, نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2003
Pages :
-238
From page :
239
To page :
0
Abstract :
A generic architecture for implementing the advanced encryption standard (AES) encryption algorithm in silicon is proposed. This allows the instantiation of a wide range of chip specifications, with these taking the form of semiconductor intellectual property (IP) cores. Cores implemented from this architecture can perform both encryption and decryption and support four modes of operation: (i) electronic codebook mode; (ii) output feedback mode; (iii) cipher block chaining mode; and (iv) ciphertext feedback mode. Chip designs can also be generated to cover all three AES key lengths, namely 128 bits, 192 bits and 256 bits. On-the-fly generation of the round keys required during decryption is also possible. The general, flexible and multifunctional nature of the approach described contrasts with previous designs which, to date, have been focused on specific implementations. The presented ideas are demonstrated by implementation in FPGA technology. However, the architecture and IP cores derived from this are easily migratable to other silicon technologies including ASIC and PLD and are capable of covering a wide range of modern communication systems cryptographic requirements. Moreover, the designs produced have a gate count and throughput comparable with or better than the previous one-off solutions.
Keywords :
Distributed systems
Journal title :
IEE Proceedings and Digital Techniques
Serial Year :
2003
Journal title :
IEE Proceedings and Digital Techniques
Record number :
106201
Link To Document :
بازگشت